# ECEN 429: Introduction to Digital Systems Design Laboratory North Carolina Agricultural and Technical State University Department of Electrical and Computer Engineering Ian Parker (Reporter) Tayanna Lee (Lab Partner) April 18, 2019

Lab #9

Introduction: For lab 9, we continue to implement FSM. This time we used the function of a finite state machine to control traffic lights. The components include: North/South lights, East/West lights, a N/S and E/W turn lane light and sensor and a crosswalk (w/o buttons in Part 1 and with buttons for Part 2).

## **Background**

**Overall Finite State Machine for traffic light implementation:** 



Part 1 State Diagram





# Schematic



### **Pin Assignments**



### Results



Figure 1.1) Reset State to North South on Green



Figure 1.2) A car is in the east west lane triggering a signal to turn North South light from Green->Yellow->Red

Part2 State Diagram



**Schematic** 



**Pin Assignments** 

| CarEastWest (2)                                                                                                                                                                                      | IN  |     |   | 1 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|---|---|
| ☑ CarEastWest[1]                                                                                                                                                                                     | IN  | R2  | ~ | 1 |
| ☑ CarEastWest[0]                                                                                                                                                                                     | IN  | T1  | ~ | 1 |
| √   √   √   cwout (2)                                                                                                                                                                                | OUT |     |   | 1 |
| ✓ cwout[1]                                                                                                                                                                                           | OUT | P3  | ~ | 1 |
| ✓ cwout[0]                                                                                                                                                                                           | OUT | U16 | ~ | 1 |
| √                                                                                                                                                                                                    | OUT |     |   | 1 |
| ✓ ew[2]                                                                                                                                                                                              | OUT | L1  | ~ | 1 |
| ✓ ew[1]                                                                                                                                                                                              | OUT | P1  | ~ | 1 |
| ew[0]                                                                                                                                                                                                | OUT | N3  | ~ | 1 |
| √  √  √  √  √  √  √  √  √  √  √  √  √                                                                                                                                                                | OUT |     |   | 1 |
| ✓ ns[2]                                                                                                                                                                                              | OUT | V19 | ~ | 1 |
| √ ns[1]                                                                                                                                                                                              | OUT | U19 | ~ | 1 |
| ✓ ns[0]                                                                                                                                                                                              | OUT | E19 | ~ | 1 |
| √ 1/3 seven (7)                                                                                                                                                                                      | OUT |     |   | 1 |
| ✓ seven[6]                                                                                                                                                                                           | OUT | W7  | ~ | 1 |
| ✓ seven[5]                                                                                                                                                                                           | OUT | W6  | ~ | 1 |
| ✓ seven[4]                                                                                                                                                                                           | OUT | U8  | ~ | 1 |
| √ seven[3]                                                                                                                                                                                           | OUT | V8  | ~ | 1 |
| ✓ seven[2]                                                                                                                                                                                           | OUT | U5  | ~ | 1 |
| ✓ seven[1]                                                                                                                                                                                           | OUT | V5  | ~ | 1 |
| ✓ seven[0]                                                                                                                                                                                           | OUT | U7  | ~ | 1 |
| √ <sup>1</sup> <sup>1</sup> <sup>2</sup> <sup>2</sup> <sup>3</sup> <sup>4</sup> | OUT |     |   | 1 |
| ✓ turnout[1]                                                                                                                                                                                         | OUT | V14 | ~ | 1 |
| √a turnout[0]                                                                                                                                                                                        | OUT | U14 | ~ | 1 |
| walk (2)                                                                                                                                                                                             | IN  |     |   | 1 |
| walk[1]                                                                                                                                                                                              | IN  | W2  | ~ | 1 |
| walk[0]                                                                                                                                                                                              | IN  | R3  | ~ | 1 |
| ✓ Scalar ports (4)                                                                                                                                                                                   |     |     |   |   |
|                                                                                                                                                                                                      | IN  | W5  | ~ | 1 |
| ✓ clockout                                                                                                                                                                                           | OUT | V3  | ~ | 1 |
| ☑ r                                                                                                                                                                                                  | IN  | U1  | ~ | 1 |
| turn                                                                                                                                                                                                 | IN  | V7  | ~ | 1 |

Results



Figure 2.1) Crosswalk button has been pressed and count yet to start because there is still traffic



Figure 2.2) No input signals from east west or crosswalk so light as remains at North South Green

Conclusion: With this lab, we continued our deep learning about finite state machines and how to perform advance implementations. As mentioned before, we used a FSM to control traffic lights that include turning sensors and crosswalk buttons. We learn how to implement the FSM, Seven-segment display, and clock divider.

**Appendices:** 

Part 1 VHDL
TopLevel

library IEEE;

use IEEE.STD LOGIC 1164.ALL;

```
entity TopLevel is
 Port (CarEastWest,walk: in std_logic_vector(1 downto 0);
    clock,r,turn:in std logic;
    clockout: out std logic;
    turnout, ewout: out std logic vector(1 downto 0);--turn signal and cross walk
    ns,ew:out std logic vector(2 downto 0);--lights for NortSouth and EastWest
    seven : out std logic vector(6 downto 0));--seven seg display
end TopLevel;
architecture Behavioral of TopLevel is
signal tmpclk,tmpcross: std logic;
signal tmpC1,tmpC5,crossOut,countcrosstmp: std_logic_vector(3 downto 0);
signal tmpSel,tmpwalk: std logic vector(1 downto 0);
  -- Traffic Light Component dec
  component TrafficLight port (clk,reset,turn:in std logic;
                    c1,c5,countcross:in std logic vector(3 downto 0);--counters to one second and 5 seconds
                    cew: in std logic vector(1 downto 0);--car in the east west lane signal
                    cwin: in std logic vector(1 downto 0);--cross walk input (button pressed) in NS and EW
                    cwout: out std logic vector(1 downto 0);-- cross walk output (g or not) in NS and EW
                    csel: out std logic;
                    sel,turnsig,crosswalk: out std logic vector(1 downto 0);--select bit and turn signal
                    northsouth,eastwest:out std_logic_vector(2 downto 0));
  end component;
  --Counter Component dec
  component counter port(clk,reset:in std logic;
                input:in std logic vector(1 downto 0);
                crosser: in std logic;
                c1,c5,crossOut:out std logic vector(3 downto 0));
  end component;
  --ClockDivider Component dec
  component clockdivider port(clk: in STD LOGIC;
                  reset: in STD LOGIC;
                  SlowClock,ledO: out STD LOGIC);
  end component;
  --Seven Segment Display Component dec
  component sevSeg port(input: in std logic vector (3 downto 0);
                  output:out std logic vector(6 downto 0));
  end component;
begin
  --Instantiation
  CD: clockdivider port map(clk=>clock,reset=>r,SlowClock=>tmpclk,ledO=>clockout);
  TL: TrafficLight port
map(clk=>tmpclk,reset=>r,turn=>turn,c1=>tmpc1,c5=>tmpc5,countcross=>countcrosstmp,cew=>CarEastWest,cwi
n=>walk,cwout=>cwout,csel=>tmpCel,turnsig=>turnout,northsouth=>ns,eastwest=>ew);
```

Count: counter port map (clk=>tmpclk,reset=>r,input=>tmpSel,crosser=>tmpcross, c1=>tmpc1,c5=>tmpc5,crossout=>countcrosstmp);
SEV: sevSeg port map (input=>countcrosstmp, output=>seven);
end Behavioral;

Clock Divider

library IEEE; use IEEE.STD\_LOGIC\_1164.ALL; use ieee.std\_logic\_unsigned.all;

```
entity Clockdivider is
Port (clk: in STD LOGIC;
     reset: in STD_LOGIC;
     SlowClock,ledO: out STD_LOGIC);
end Clockdivider;
architecture behavioral of Clockdivider is
signal slowSig: std_logic;
begin
  process
   -- calculations
      wait until ((clk'EVENT) AND (clk = '1'));
      if (reset = '1') then
         cnt := "00000000000000000000000000000000";
      else
       cnt := cnt + 1; -- count to 26
      end if;
    SlowClock \le cnt(26);
    slowSig<=cnt(26);
   if(slowSig='1')then
   ledO<='1';
   else
    ledO<='0';
   end if;
 end process;
end Behavioral;
```

```
entity TrafficLight is
 Port (clk,reset,turn:in std logic;
     c1,c5,countcross:in std_logic_vector(3 downto 0);--counters to one second and 5 seconds and for the cross
walk
     cew: in std logic vector(1 downto 0);--car in the east west lane signal
     cwin: in std logic vector(1 downto 0); -- cross walk input (button pressed) in NS and EW
     cwout: out std logic vector(1 downto 0);-- cross walk output (g or not) in NS and EW
     csel: out std logic;
     sel,turnsig,crosswalk : out std logic vector(1 downto 0);--select bit and turn signal
     northsouth, eastwest:out std logic vector(2 downto 0));
end TrafficLight;
architecture Beh of TrafficLight is
  type state type is (nsg,nsy,nsr,ewr,ewg,ewy,tg,ty);
  signal cs,ns: state type;
  signal walk : std logic vector(1 downto 0);
  begin
  process(clk,reset)
  begin
     if (reset='1')then
       cs<=nsg;
     elsif(clk'event and clk='1')then
      cs<=ns;
     end if;
  end process;
  process(cs,cew)
  begin
     turnsig <="00";
     crosswalk<= "00";
     csel <= '0';
     case cs is
       when nsg =>--north south green
              -- outputs of this state
              northsouth <= "001";--green
              eastwest <= "100";--red
              sel<="10"; --count to 5
              if(cwin = "01" or cwin = "11") then
              cSel<= '1';
              end if;
              if(c5="0101" and (cew="01" or cew="10" or cew="11" or cwin = "00" or cwin = "01" or cwin="10" or
cwin="11")) then-- no crosswalk input or east west cross input or ignore
                 ns<=nsy;
              else
                 ns<=cs;
```

```
end if;
       when nsy =>--north south yellow
             -- outputs of this state
             northsouth <= "010";--yellow
             eastwest <= "100";--red
             sel<="01"; --count to 1
             --cwout<= "01";--walk in NS
             walk<= "10";
             if(c1="0001") then
                 ns \le nsr;
             end if;
       when nsr =>--north south red
             -- outputs of this state
             northsouth <= "100";--red
             eastwest <= "100";--red
             sel<="01"; --count to 1
             --cwout<= "00";-- no walkling
             if (c1 = "0001" and (cew="01" or cew = "10" or cew="11" or cwin = "00" or cwin = "01" or cwin="10"
or cwin="11" ))then
                 ns \le ewg;
             elsif(c1="0001" and turn = '1' and cew="00") then
                 ns \le tg;
             end if;
       when ewg =>--east west green
              -- outputs of this state
              northsouth <= "100";--red
              eastwest <= "001";--green
              sel<="10"; --count to 5
              walk<="01";
              --cwout<= "01"; --walk in EW
              if(walk<="01" and (cwin = "01" or cwin = "11")) then -- no cross input or north south cross input or
ignore
                   csel<='1';
                   crosswalk<="01";
                 if(countcross="0110")then
                   crosswalk<= "01";
                 end if;
              end if;
              if(c5="0101" and (cew="00" or cwin="01" or cwin="11")) then
                 ns<=ewy;
               else
                ns<=cs;
               end if;
       when ewy =>--easy west yellow
             -- outputs of this state
```

```
northsouth <= "100";--red
              eastwest <= "010";--yellow
              sel<="01"; --count to 1
              cwout<= "10"; --walk in ew
              if(c1="0001") then
                 ns <= ewr;
              end if;
       when ewr =>--east west red
              -- outputs of this state
              northsouth <= "100";--red
              eastwest <= "100";--red
              sel<="01"; --count to 1
              cwout<= "00";----no walking
              if(c1="0001" and turn ='1') then
                 ns \le tg;
              elsif(c1="0001" and (turn ='0' or cwin="10" or cwin="11"))then
                 ns<=nsg;
              end if;
       when tg =>--turn green
              -- outputs of this state
              turnsig<= "10"; --turnsig signal light is green
              northsouth <= "100";--red
              eastwest <= "100";--red
              sel<="10"; --count to 5
              cwout<= "00";--no walking
              if(c5="0101")then
                 ns \le ty;
              else
                 ns \le cs;
              end if;
       when ty =>--turn yellow
              -- outputs of this state
              turnsig <="01"; --turnsig signal light is yellow
              northsouth <= "100";--red
              eastwest <= "100";--red
              sel<="01"; --count to 1
              cwout<= "00"; --no walking
              if(c1="0001") then
                 ns \le nsg;
              else
                 ns<=cs;
              end if;
  end case;
  end process;
end Beh;
```

```
entity counter is
 Port (clk,reset:in std logic;
     input:in std logic vector(1 downto 0);
     crosser: in std logic; -- person needs to cross street
     c1,c5, crossOut :out std logic vector(3 downto 0));--count to 1 and count to 5
end counter;
architecture Behavioral of counter is
  signal tmp1,tmp2, crossertemp : std_logic_vector(3 downto 0);--counter signals
  begin
  process(reset,clk)
  begin
  tmp1<="0000";
  tmp2<="0000";
  crossertemp<="0000";
     if(reset='1')then
       --reset counts
       tmp1 \le "0000";
       tmp2<="0000";
     elsif(clk'event and (clk='1'))then--on the rising edge
       if(input = "01")then
          if(tmp1 \leq 2) then --count to 1 (0,1)
            tmp1 \le tmp1 + "0001";
          end if;
       elsif(input="10")then
          if(tmp2 \leq 5)then --count to 5 (0,1,2,3,4)
            tmp2 \le tmp2 + "0001";
          end if;
       end if;
       if(crosser = '1')then
          if(crossertemp<6)then
            crossertemp<= crossertemp + "0001";
          end if;
       end if;
     end if;
     --set the values
     c1 \le tmp1;
     c5 \le tmp2;
     crossOut <= crossertemp;</pre>
  end process;
end Behavioral;
```

```
entity sevSeg is
Port (input: in std logic vector (3 downto 0);
    output:out std logic vector(6 downto 0));-- lsb
end;
architecture Behavioral of sevSeg is
begin
process(input)
begin
case input is
when "0000" =>
  output <= "1000000"; --0
when "0001" =>
  output <= "1111001"; --1
when "0010" =>
  output <= "0100100";--2
when "0011" =>
  output <= "0110000"; --3
when "0100" =>
  output <= "0011001"; --4
when "0101" =>
  output <= "0010010";--5
when "0110" =>
  output <= "0000010";--6
when "0111" =>
  output <= "1111000";--7
when "1000" =>
  output <= "0000000";--8
when "1001" =>
  output <= "0010000";--9
when "1010" =>
  output <= "0100000";--10 A
when "1011" =>
  output <= "0000011";--11 B
when "1100" =>
  output <= "1000110";--12 C
when "1101" =>
   output <= "0100001";--13 D
when "1110" =>
   output <= "0000110";--14 E
when "1111" =>
   output <= "0001110";--15 F
end case;
end process;
end Behavioral;
```

### Constraints

```
set_property IOSTANDARD LVCMOS33 [get_ports {CarEastWest[1]}] set_property IOSTANDARD LVCMOS33 [get_ports {CarEastWest[0]}] set_property IOSTANDARD LVCMOS33 [get_ports {ew[2]}] set_property IOSTANDARD LVCMOS33 [get_ports {ew[1]}]
```

```
set property IOSTANDARD LVCMOS33 [get ports {ew[0]}]
set property IOSTANDARD LVCMOS33 [get ports {ns[2]}]
set property IOSTANDARD LVCMOS33 [get ports {ns[1]}]
set property IOSTANDARD LVCMOS33 [get ports {ns[0]}]
set property IOSTANDARD LVCMOS33 [get_ports {turnout[1]}]
set property IOSTANDARD LVCMOS33 [get_ports {turnout[0]}]
set property IOSTANDARD LVCMOS33 [get ports clock]
set property IOSTANDARD LVCMOS33 [get_ports clockout]
set property IOSTANDARD LVCMOS33 [get ports r]
set property PACKAGE PIN L1 [get ports {ew[2]}]
set property PACKAGE PIN P1 [get ports {ew[1]}]
set property PACKAGE PIN N3 [get ports {ew[0]}]
set property PACKAGE PIN V19 [get ports {ns[2]}]
set property PACKAGE_PIN U19 [get_ports {ns[1]}]
set property PACKAGE PIN E19 [get ports {ns[0]}]
set property PACKAGE PIN V3 [get ports clockout]
set property PACKAGE PIN W5 [get ports clock]
set property PACKAGE PIN V14 [get ports {turnout[1]}]
set property PACKAGE PIN U14 [get ports {turnout[0]}]
set property PACKAGE PIN R2 [get ports {CarEastWest[1]}]
set property PACKAGE PIN U1 [get ports r]
set property IOSTANDARD LVCMOS33 [get_ports {cwout[1]}]
set property IOSTANDARD LVCMOS33 [get_ports {cwout[0]}]
set property PACKAGE PIN P3 [get ports {cwout[1]}]
set property PACKAGE PIN U16 [get ports {cwout[0]}]
set property PACKAGE PIN T1 [get ports {CarEastWest[0]}]
set property IOSTANDARD LVCMOS33 [get ports {seven[6]}]
set property IOSTANDARD LVCMOS33 [get ports {seven[5]}]
set property IOSTANDARD LVCMOS33 [get ports {seven[4]}]
set property IOSTANDARD LVCMOS33 [get ports {seven[3]}]
set property IOSTANDARD LVCMOS33 [get ports {seven[2]}]
set property IOSTANDARD LVCMOS33 [get ports {seven[1]}]
set property IOSTANDARD LVCMOS33 [get_ports {seven[0]}]
set property PACKAGE PIN W7 [get ports {seven[6]}]
set property PACKAGE PIN W6 [get ports {seven[5]}]
set property PACKAGE PIN U8 [get ports {seven[4]}]
set property PACKAGE PIN V8 [get ports {seven[3]}]
set property PACKAGE PIN U5 [get ports {seven[2]}]
set property PACKAGE PIN V5 [get ports {seven[1]}]
set property PACKAGE PIN U7 [get ports {seven[0]}]
set property PACKAGE PIN W2 [get ports {walk[1]}]
set property PACKAGE PIN R3 [get ports {walk[0]}]
```

set\_property IOSTANDARD LVCMOS33 [get\_ports {walk[1]}] set\_property IOSTANDARD LVCMOS33 [get\_ports {walk[0]}] set\_property IOSTANDARD LVCMOS33 [get\_ports turn]

set\_property PACKAGE\_PIN V7 [get\_ports turn]

Part 2 VHDL TopLevel

library IEEE; use IEEE.STD\_LOGIC\_1164.ALL;

```
entity TopLevel is
 Port (CarEastWest,walk: in std_logic_vector(1 downto 0);
    clock,r,turn:in std logic;
    clockout: out std logic;
    turnout, ewout: out std logic vector(1 downto 0);--turn signal and cross walk
    ns,ew:out std logic vector(2 downto 0);--lights for NortSouth and EastWest
    seven : out std logic vector(6 downto 0));--seven seg display
end TopLevel;
architecture Behavioral of TopLevel is
signal tmpclk,tmpcross: std logic;
signal tmpC1,tmpC5,crossOut,countcrosstmp: std_logic_vector(3 downto 0);
signal tmpSel,tmpwalk: std logic vector(1 downto 0);
  -- Traffic Light Component dec
  component TrafficLight port (clk,reset,turn:in std logic;
                    c1,c5,countcross:in std logic vector(3 downto 0);--counters to one second and 5 seconds
                    cew: in std logic vector(1 downto 0);--car in the east west lane signal
                    cwin: in std logic vector(1 downto 0);--cross walk input (button pressed) in NS and EW
                    cwout: out std logic vector(1 downto 0);-- cross walk output (g or not) in NS and EW
                    csel: out std logic;
                    sel,turnsig,crosswalk: out std logic vector(1 downto 0);--select bit and turn signal
                    northsouth,eastwest:out std_logic_vector(2 downto 0));
  end component;
  --Counter Component dec
  component counter port(clk,reset:in std logic;
                input:in std logic vector(1 downto 0);
                crosser: in std logic;
                c1,c5,crossOut:out std logic vector(3 downto 0));
  end component;
  --ClockDivider Component dec
  component clockdivider port(clk: in STD LOGIC;
                  reset: in STD LOGIC;
                  SlowClock,ledO: out STD LOGIC);
  end component;
  --Seven Segment Display Component dec
  component sevSeg port(input: in std logic vector (3 downto 0);
                  output:out std logic vector(6 downto 0));
  end component;
begin
  --Instantiation
  CD: clockdivider port map(clk=>clock,reset=>r,SlowClock=>tmpclk,ledO=>clockout);
  TL: TrafficLight port
map(clk=>tmpclk,reset=>r,turn=>turn,c1=>tmpc1,c5=>tmpc5,countcross=>countcrosstmp,cew=>CarEastWest,cwi
n=>walk,cwout=>cwout,csel=>tmpCel,turnsig=>turnout,northsouth=>ns,eastwest=>ew);
```

Count: counter port map (clk=>tmpclk,reset=>r,input=>tmpSel,crosser=>tmpcross, c1=>tmpc1,c5=>tmpc5,crossout=>countcrosstmp);
SEV: sevSeg port map (input=>countcrosstmp, output=>seven);
end Behavioral;

Clock Divider

library IEEE; use IEEE.STD\_LOGIC\_1164.ALL; use ieee.std\_logic\_unsigned.all;

```
entity Clockdivider is
Port ( clk : in STD_LOGIC;
     reset: in STD LOGIC;
     SlowClock,ledO: out STD_LOGIC);
end Clockdivider;
architecture behavioral of Clockdivider is
signal slowSig: std logic;
begin
  process
   begin
                        -- calculations
      wait until ((clk'EVENT) AND (clk = '1'));
      if (reset = '1') then
         cnt := "00000000000000000000000000000000";
      else
       cnt := cnt + 1; -- count to 26
      end if;
    SlowClock \le cnt(26);
    slowSig<=cnt(26);
   if(slowSig='1')then
    ledO<='1';
   else
    ledO<='0';
   end if;
 end process;
end Behavioral;
```

```
entity TrafficLight is
 Port (clk,reset,turn:in std logic;
     c1,e5,countcross:in std logic vector(3 downto 0);--counters to one second and 5 seconds and for the cross
walk
     cew: in std logic vector(1 downto 0);--car in the east west lane signal
     cwin: in std logic vector(1 downto 0); -- cross walk input (button pressed) in NS and EW
     ewout: out std logic vector(1 downto 0);-- cross walk output (g or not) in NS and EW
     csel: out std logic;
     sel,turnsig,crosswalk: out std logic vector(1 downto 0);--select bit and turn signal
     northsouth, eastwest:out std logic vector(2 downto 0));
end TrafficLight;
architecture Beh of TrafficLight is
  type state type is (nsg,nsy,nsr,ewr,ewg,ewy,tg,ty);
  signal cs,ns: state type;
  signal walk : std_logic_vector(1 downto 0);
  begin
  process(clk,reset)
  begin
    if (reset='1')then
       cs<=nsg;
     elsif(clk'event and clk='1')then
      cs<=ns;
     end if;
  end process;
  process(cs,cew)
  begin
     turnsig <="00";
     crosswalk<= "00";
     csel <= '0';
     case cs is
       when nsg =>--north south green
              -- outputs of this state
              northsouth <= "001";--green
              eastwest <= "100";--red
              sel<="10"; --count to 5
              if(cwin = "01" or cwin = "11") then
              cSel<= '1';
              end if;
              if(c5="0101" and (cew="01" or cew="10" or cew="11" or cwin = "00" or cwin = "01" or cwin="10" or
cwin="11")) then-- no crosswalk input or east west cross input or ignore
                 ns<=nsy;
              else
```

```
ns<=cs;
             end if;
       when nsy =>--north south yellow
             -- outputs of this state
             northsouth <= "010";--yellow
             eastwest <= "100";--red
             sel<="01"; --count to 1
             --cwout<= "01";--walk in NS
             walk<= "10";
             if(c1="0001") then
                 ns \le nsr;
             end if:
       when nsr =>--north south red
             -- outputs of this state
             northsouth <= "100";--red
             eastwest <= "100";--red
             sel<="01"; --count to 1
             --cwout<= "00";-- no walkling
             if (c1 = "0001" and (cew="01" or cew = "10" or cew="11" or cwin = "00" or cwin = "01" or cwin="10"
or cwin="11" ))then
                 ns \le ewg;
             elsif(c1="0001" and turn = '1' and cew="00") then
                 ns \le tg;
             end if;
       when ewg =>--east west green
              -- outputs of this state
              northsouth <= "100";--red
              eastwest <= "001";--green
              sel<="10"; --count to 5
              walk<="01";
              --cwout<= "01"; --walk in EW
              if(walk<="01" and (cwin = "01" or cwin = "11")) then -- no cross input or north south cross input or
ignore
                   csel<='1';
                   crosswalk<="01";
                if(countcross="0110")then
                   crosswalk<= "01";
                 end if;
              end if;
              if(c5="0101" and (cew="00" or cwin="01" or cwin="11")) then
                 ns<=ewy;
               else
                ns<=cs;
               end if;
       when ewy =>--easy west yellow
```

```
-- outputs of this state
              northsouth <= "100";--red
              eastwest <= "010";--yellow
              sel<="01"; --count to 1
              cwout<= "10"; --walk in ew
              if(c1="0001") then
                 ns \le ewr;
              end if;
       when ewr =>--east west red
              -- outputs of this state
              northsouth <= "100";--red
              eastwest <= "100";--red
              sel<="01"; --count to 1
              cwout<= "00";----no walking
              if(c1="0001" and turn ='1') then
                 ns \le tg;
              elsif(c1="0001" and (turn ='0' or cwin="10" or cwin="11"))then
              end if;
       when tg =>--turn green
              --outputs of this state
              turnsig<= "10"; --turnsig signal light is green
              northsouth <= "100";--red
              eastwest <= "100";--red
              sel<="10"; --count to 5
              cwout<= "00";--no walking
              if(c5="0101")then
                 ns \le ty;
              else
                 ns \le cs;
              end if;
       when ty =>--turn yellow
              -- outputs of this state
              turnsig <="01"; --turnsig signal light is yellow
              northsouth <= "100";--red
              eastwest <= "100";--red
              sel<="01"; --count to 1
              cwout<= "00"; --no walking
              if(c1="0001") then
                 ns \le nsg;
              else
                 ns<=cs;
              end if;
  end case;
  end process;
end Beh;
```

```
entity counter is
 Port (clk,reset:in std logic;
     input:in std_logic_vector(1 downto 0);
     crosser: in std logic;--person needs to cross street
     c1,c5, crossOut :out std_logic_vector(3 downto 0));--count to 1 and count to 5
end counter;
architecture Behavioral of counter is
  signal tmp1,tmp2, crossertemp : std logic vector(3 downto 0);--counter signals
  begin
  process(reset,clk)
  begin
  tmp1<="0000";
  tmp2<="0000";
  crossertemp<="0000";
     if(reset='1')then
       --reset counts
       tmp1 \le "0000";
       tmp2<="0000";
     elsif(clk'event and (clk='1'))then--on the rising edge
       if(input = "01")then
          if(tmp1 \leq 2) then --count to 1 (0,1)
            tmp1 \le tmp1 + "0001";
          end if;
       elsif(input="10")then
          if(tmp2 \leq 5)then --count to 5 (0,1,2,3,4)
            tmp2 \le tmp2 + "0001";
          end if;
       end if;
       if(crosser = '1')then
          if(crossertemp<6)then
            crossertemp<= crossertemp + "0001";
          end if;
       end if;
     end if;
     --set the values
     c1 \le tmp1;
     c5 <=tmp2;
     crossOut <= crossertemp;</pre>
  end process;
end Behavioral;
```

```
entity sevSeg is
Port (input: in std logic vector (3 downto 0);
    output:out std_logic_vector(6 downto 0));-- lsb
end;
architecture Behavioral of sevSeg is
begin
process(input)
begin
case input is
when "0000" =>
  output <= "1000000"; --0
when "0001" =>
  output <= "1111001"; --1
when "0010" =>
  output <= "0100100";--2
when "0011" =>
  output <= "0110000"; --3
when "0100" =>
  output <= "0011001"; --4
when "0101" =>
  output <= "0010010";--5
when "0110" =>
  output <= "0000010";--6
when "0111" =>
  output <= "1111000";--7
when "1000" =>
  output <= "0000000";--8
when "1001" =>
  output <= "0010000";--9
when "1010" =>
  output <= "0100000";--10 A
when "1011" =>
  output <= "0000011";--11 B
when "1100" =>
  output <= "1000110";--12 C
when "1101" =>
   output <= "0100001";--13 D
when "1110" =>
   output \leq= "0000110";--14 E
when "1111" =>
   output <= "0001110";--15 F
end case;
end process;
```

end Behavioral;

# Constraints

set\_property IOSTANDARD LVCMOS33 [get\_ports {CarEastWest[1]}] set\_property IOSTANDARD LVCMOS33 [get\_ports {CarEastWest[0]}] set\_property IOSTANDARD LVCMOS33 [get\_ports {ew[2]}]

```
set property IOSTANDARD LVCMOS33 [get ports {ew[1]}]
set property IOSTANDARD LVCMOS33 [get ports {ew[0]}]
set property IOSTANDARD LVCMOS33 [get ports {ns[2]}]
set property IOSTANDARD LVCMOS33 [get ports {ns[1]}]
set property IOSTANDARD LVCMOS33 [get ports {ns[0]}]
set property IOSTANDARD LVCMOS33 [get_ports {turnout[1]}]
set property IOSTANDARD LVCMOS33 [get_ports {turnout[0]}]
set property IOSTANDARD LVCMOS33 [get ports clock]
set property IOSTANDARD LVCMOS33 [get ports clockout]
set property IOSTANDARD LVCMOS33 [get ports r]
set property PACKAGE PIN L1 [get ports {ew[2]}]
set property PACKAGE PIN P1 [get ports {ew[1]}]
set property PACKAGE PIN N3 [get ports {ew[0]}]
set property PACKAGE PIN V19 [get ports {ns[2]}]
set property PACKAGE PIN U19 [get ports {ns[1]}]
set property PACKAGE PIN E19 [get ports {ns[0]}]
set property PACKAGE PIN V3 [get ports clockout]
set property PACKAGE PIN W5 [get ports clock]
set property PACKAGE PIN V14 [get ports {turnout[1]}]
set property PACKAGE PIN U14 [get ports {turnout[0]}]
set property PACKAGE PIN R2 [get ports {CarEastWest[1]}]
set property PACKAGE PIN U1 [get ports r]
set property IOSTANDARD LVCMOS33 [get_ports {cwout[1]}]
set property IOSTANDARD LVCMOS33 [get_ports {cwout[0]}]
set property PACKAGE PIN P3 [get ports {cwout[1]}]
set property PACKAGE PIN U16 [get ports {cwout[0]}]
set property PACKAGE PIN T1 [get ports {CarEastWest[0]}]
set property IOSTANDARD LVCMOS33 [get ports {seven[6]}]
set property IOSTANDARD LVCMOS33 [get ports {seven[5]}]
set property IOSTANDARD LVCMOS33 [get ports {seven[4]}]
set property IOSTANDARD LVCMOS33 [get ports {seven[3]}]
set property IOSTANDARD LVCMOS33 [get ports {seven[2]}]
set property IOSTANDARD LVCMOS33 [get ports {seven[1]}]
set property IOSTANDARD LVCMOS33 [get_ports {seven[0]}]
set property PACKAGE PIN W7 [get ports {seven[6]}]
set property PACKAGE PIN W6 [get ports {seven[5]}]
set property PACKAGE PIN U8 [get ports {seven[4]}]
set property PACKAGE PIN V8 [get ports {seven[3]}]
set property PACKAGE_PIN U5 [get_ports {seven[2]}]
set property PACKAGE PIN V5 [get ports {seven[1]}]
set property PACKAGE PIN U7 [get ports {seven[0]}]
set property PACKAGE PIN W2 [get ports {walk[1]}]
```

```
set_property PACKAGE_PIN R3 [get_ports {walk[0]}]
set_property IOSTANDARD LVCMOS33 [get_ports {walk[1]}]
set_property IOSTANDARD LVCMOS33 [get_ports {walk[0]}]
set_property IOSTANDARD LVCMOS33 [get_ports turn]
```

set\_property PACKAGE\_PIN V7 [get\_ports turn]